Detailed Specifications of the AMD EPYC “Milan” CPUs

Revision for “Detailed Specifications of the AMD EPYC “Milan” CPUs” created on March 15, 2021 @ 12:43:15 [Autosave]

TitleContentExcerpt
Detailed Specifications of the AMD EPYC "Milan" CPUs
<em>This article provides in-depth discussion and analysis of the 7nm AMD EPYC processor (codenamed "Milan" and based on AMD’s Zen3 architecture). EPYC "Milan" processors replace the previous "Rome" processors and are available for sale as of March 15th, 2021.</em>

These new CPUs are the third iteration of AMD’s EPYC server processor family. They are compatible with existing workstation and server platforms that supported "Rome", but include new performance and security improvements. If you’re looking to upgrade to or deploy these new CPUs, please <a href="https://www.microway.com/contact/" rel="noopener noreferrer" target="_blank">speak with one of our experts</a> to learn more.

<h2>Important features/changes in EPYC "Milan" CPUs include:</h2>
<ul>
<li>Up to <strong>64 processor cores</strong> per socket (with options for 8-, 16-, 24-, 28-, 32-, 48-, and 56-cores)</li>
<li>Improved CPU clock speeds up to 3.7GHz (with <strong>Max Boost speeds up to 4.1GHz</strong>)</li>
<li>AMD Zen3 microarchitecture</li>
<li>Unified <strong>32MB L3 cache</strong> shared between each set of 8 cores (instead of two separate 16MB caches)</li>
<li><strong>19% increase</strong> in instructions completed per clock cycle (IPC)</li>
<li>IOMMU for improved IO performance in virtualized environments</li>
<li>The security/memory encryption features present in "Rome", along with SEV-SNP support (protecting against malicious hypervisors)</li>

<li>Plus all the advantages of the previous "Rome" generation:
<ul>
<li>Full support for <strong>256-bit AVX2 instructions</strong> with two 256-bit FMA units per CPU core</li>
<li>Up to <strong>16 double-precision FLOPS per cycle</strong> per core</li>
<li><strong>Eight-channel memory controller</strong> on each CPU</li>
<li>Support for DDR4 memory speeds <strong>up to 3200MHz</strong></li>
<li>Up to <strong>4TB memory per CPU</strong> socket</li>
<li><strong>Up to 256MB L3 cache</strong> per CPU</li>
<li>Support for <strong>PCI-Express generation 4.0</strong> (which doubles the throughput of gen 3.0)</li>
<li><strong>128 lanes of PCI-Express 4.0</strong> per CPU socket</li>
</ul>
</li>
</ul>
<em>With a product this complex, it’s very difficult to cover every aspect of the design. Here, we concentrate primarily on the performance of the processors for HPC &amp; AI applications.</em>

Before diving into the details, it helps to keep in mind the following recommendations. Based on our experience with HPC and Deep Learning deployments, our general guidance for selecting among the EPYC options is shown below. Note that certain applications may deviate from this general advice (e.g., software which benefits from particularly high clock speeds or larger L3 cache per core).
<ul>
<li><strong>8-core EPYC CPUs – not recommended for HPC</strong><br />While perfect for particular applications, these models are not as cost-effective as many of the higher core count options.</li>
<li><strong>16-core to 28-core EPYC CPUs – suitable for most HPC workloads</strong><br />While not typically offering the best cost-effectiveness, they provide excellent performance at lower price points.</li>
<li><strong>32-core EPYC CPUs – excellent for HPC workloads</strong><br />These models offer excellent price/performance along with higher clock speeds and core counts</li>
<li><strong>48-core to 64-core EPYC CPUs – suitable for certain HPC workloads</strong><br />Although these models with high core counts may provide the highest cost-effectiveness and power efficiency, some applications exhibit diminishing returns at the highest core counts. Scalable applications that are not memory bandwidth bound will benefit the most from these EPYC CPUs.</li>
</ul>
Microway provides a Test Drive cluster to assist in evaluating and comparing products as users determine the ideal specifications for their new HPC &amp; AI deployments. We would be happy to help you <a href="https://www.microway.com/take-a-test-drive/" rel="noopener noreferrer" target="_blank">evaluate AMD EPYC processors</a> as you plan your next deployment.

<a name="performance"></a>
<h1>AMD EPYC "Milan" Computational Performance</h1>
This latest iteration of EPYC CPUs offers excellent performance. However, many of the on-paper comparisons between this generation and the previous generation do not demonstrate large gains. Application benchmarking will be needed to demonstrate many of the gains (such as those provided by the larger/unified L3 cache and the IPC improvements). That being said, most models in this generation provide at least 1 TFLOPs (one teraflop of double-precision 64-bit compute per second) and the 64-core CPUs provide over 2 TFLOPS. The plot below shows the expected performance across this new CPU line-up:
<a href="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__Theoretical_Peak_Performance_FLOPS.png"><img src="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__Theoretical_Peak_Performance_FLOPS.png" alt="Chart comparing the AMD EPYC &#039;Milan&#039; CPU theoretical GFLOPS performance with AVX2 instructions" width="750" height="660" class="aligncenter size-full wp-image-13487" /></a>

In the chart above, <em>shaded/colored bars</em> indicate the expected performance ranges for each CPU model on traditional HPC applications that use double-precision 64-bit math operations. Peak performance numbers are achieved when executing 256-bit AVX2 instructions with FMA. Note that only a small set of applications are able to use exclusively AVX2 FMA instructions (e.g., LINPACK). Most applications issue a variety of instructions and will achieve lower than the peak FLOPS values shown above. Applications which have not been re-compiled in recent years (with a compiler supporting AVX2 instructions) would achieve lower performance.

The dotted lines above each bar indicate the possible peak performance were all CPU cores operating at boosted clock speeds. While theoretically possible for short amounts of time, sustained performance at these increased CPU frequencies is not expected. Sections of code with dense, vectorized instructions are very demanding, and typically result in each core slightly lowering clock speeds (a behavior not unique to AMD CPUs). While AMD has not published specific clock speed expectations for such codes, Microway expects the EPYC "Milan" CPUs to operate near their standard/published clock speed values when all cores are in use.

Throughout this article, the CPU models are sorted largely by price. The lowest-performance models provide fewer numbers of CPU cores and less L3 cache memory. Higher-end models offer high core counts for the increased performance. HPC and AI groups are generally expected to favor the processor models in the middle of the pack, as the highest core count CPUs are priced at a premium.

<strong><em>Note that those models which only support single-CPU installations are separated on the left side of each plot.</em></strong>

<a name="specifications"></a>
<h1>AMD "Milan" EPYC Processor Specifications</h1>
The tabs below compare the features and specifications of this 3rd iteration of the EPYC processors. Please notice that CPU models ending with a <strong>P</strong> suffix are designed for single-socket systems (and do not operate in dual-socket systems). All other CPU models are compatible with both single- or dual-socket systems. The P-series EPYC processors tend to be priced lower and can thus be quite cost-effective, however they are not available in dual-CPU systems.

"Core

This EPYC generation offers a broad selection of core counts. Most teams running computational apps will find that processors with 24 to 32 CPU cores are quite cost-effective, though the 64-core models have also been quite popular.
<a href="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_Number_of_Cores.png"><img src="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_Number_of_Cores.png" alt="Chart comparing the CPU core counts of the AMD EPYC &quot;Milan&quot; processors" width="750" height="660" class="aligncenter size-full wp-image-13488" /></a>

"CPU

AMD continues to increase the CPU frequencies of the EPYC CPUs. This ‘Milan’ generation offers multiple SKUs operating above 3GHz. Additionally, the boost clock frequencies are considerably increased – with many nearing or exceeding 4GHz. Each CPU core supports "boost" speeds enabling temporary boosts of speed over the base clock speed. The maximum Boost speed for each CPU model is shown as a dotted line.
<a href="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_Clock_Speeds.png"><img src="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_Clock_Speeds.png" alt="Chart comparing the clock speeds of the AMD EPYC &quot;Milan&quot; processors" width="750" height="660" class="aligncenter size-full wp-image-13489" /></a>

"Memory

All EPYC "Milan" processors offer exceptional memory bandwidth, with all models supporting 3200MHz DDR4 memory. The amount of memory throughput available to each CPU core is an important consideration for some applications, but is simply a function of the number of cores. Teams deploting CPUs with higher core counts need to ensure each core won’t be starved of data.
<a href="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__Memory_Performance.png"><img src="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__Memory_Performance.png" alt="Chart comparing the supported memory speeds of each AMD EPYC &quot;Milan&quot; CPU" width="750" height="660" class="aligncenter size-full wp-image-13490" /></a>

"L3

AMD continues to offer large L3 cache sizes, and the EPYC ‘Milan’ CPUs continue this lead. More than half of the models provide 256MB total L3 cache, with most of the rest providing 128MB L3 cache. This generation allows each CPU core access to up to 32MB of L3 (up from 16MB in the previous generation).
<a href="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_L3_Cache_Size.png"><img src="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_L3_Cache_Size.png" alt="Chart comparing the L3 cache size of AMD EPYC &quot;Milan&quot; CPUs" width="750" height="660" class="aligncenter size-full wp-image-13491" /></a>

"Power

The industry continues to push for increased performance, and power control within CPUs continues to advance. With ‘Milan’ EPYC CPUs, each model ships with a <em>default</em> power consumption setting. However, each can be adjusted in the BIOS to set a new configurable TDP (cTDP), which might be higher or lower than the default. The default TDP of each model is shown in the plot below. Note the lowest default wattage for EPYC "Milan" is 155 Watts, with the majority of models in the 200W~240W range, and two models at 280 Watts. Demanding computational users must be certain that the systems they select have received thorough thermal validation. Systems not designed for these wattages will run hot, throttle CPU speeds, and provide lower performance.
<a href="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_TDP-Default_Wattage.png"><img src="https://www.microway.com/wp-content/uploads/AMD-EPYC_Milan__CPU_TDP-Default_Wattage.png" alt="Chart comparing the TDP wattage of AMD EPYC &quot;Milan&quot; processors" width="750" height="660" class="aligncenter size-full wp-image-13492" /></a>

<strong>Editor’s note:</strong> complete pricing was not available at time of publication, so additional analysis of price and cost-effectiveness of each CPU SKU will be added to this article when available.



Old New Date Created Author Actions
March 15, 2021 @ 12:43:15 [Autosave] Eliot Eshelman
March 14, 2021 @ 23:10:22 Eliot Eshelman
March 14, 2021 @ 20:40:59 Eliot Eshelman
March 14, 2021 @ 19:44:21 Eliot Eshelman

Comments are closed.